# Technical Data #### IMPORTANT NOTICE REGARDING TECHNICAL DATA TEXAS INSTRUMENTS RESERVES THE RIGHT TO CHANGE ANY OF THE TECHNICAL DATA CONTAINED HEREIN WITHOUT NOTICE. TEXAS INSTRUMENTS MAKES NO WARRANTY, EITHER EXPRESSED OR IMPLIED, INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, REGARDING THIS LITERATURE OR ANY INFORMATION DERIVED THEREFROM AND MAKES SUCH MATERIALS AVAILABLE SOLELY ON AN "AS-IS" BASIS. IN NO EVENT SHALL TEXAS INSTRUMENTS BE LIABLE TO ANYONE FOR SPECIAL, COLLATERAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES IN CONNECTION WITH OR ARISING OUT OF THE PURCHASE OR USE OF THIS LITERATURE AND THE SOLE AND EXCLUSIVE LIABILITY TO TEXAS INSTRUMENTS, REGARDLESS OF THE FORM OF ACTION, SHALL NOT EXCEED THE PURCHASE PRICE OF THIS BOOK. MOREOVER, TEXAS INSTRUMENTS SHALL NOT BE LIABLE FOR ANY CLAIM OF ANY KIND WHATSOEVER AGAINST THE USER OF THIS MATERIAL BY ANY OTHER PARTY. ## TABLE OF CONTENTS | SECTION | TITLE | PAGE | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | I<br>II<br>IV<br>V<br>V | General Description I/O Pin Description Memory Allocation CRU Allocation Interrupt Handling Electrical Characteristics Glossary | 1<br>3<br>5<br>6<br>6<br>8<br>13 | | | LIST OF ILLUSTRATIONS | | | FIGURE | TITLE | PAGE | | A<br>B<br>C<br>D<br>E<br>F | 99/4A System Block Diagram I/O Read Timing I/O Write Timing CRU Timing Connector Pin Identification Diagram 99/4A Logic Board Component Location Diagram | 2<br>9<br>10<br>12<br>14<br>15 | #### GENERAL DESCRIPTION The concept for the Texas Instruments Home Computer 99/4 or 99/4A I/O bus is to provide maximum flexibility and good performance with a constraint of low cost for both mainframe and computer system. This concept is achieved by providing both memory and CRU I/O buses to the 99/4 or 99/4A peripherals. This brief description will give key details of this interface. Detailed information regarding the 9900 CRU is assumed. A source for this information is the 9900 Family Systems Design and Data Book. This manual may be obtained from TI Semiconductor Distributors. The memory bus (with data bus converted to eight bits wide) is used for instruction fetch from ROM in external peripherals and for data transfer to/from memory mapped portions of these devices. The CRU bus is used for peripheral enable/disable and for device control and data transfer to/from CRU mapped peripherals. A block diagram of the TI-99/4A electronics is shown in Figure A. The TMS 9900 microprocessor accesses each peripheral to obtain instructions from the device service routine (DSR) read only memory (ROM). Since each peripheral contains its own DSR, the 99/4A does not have to be designed to anticipate future peripheral requirements. The dual I/O bus capability, along with interrupt handling and external DSR's provide flexibility at low cost. ţ. ## I. T/O DESCRIPTION | SIGNATURE | . <u>PIN</u> | <u> I/O</u> | DESCRIPTION | |-----------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0 (MSB) A1 A2 A4 A5 A6 A7 A8 A9 A10 A11 A12 A13 A14 A15/CRUOUT | 31<br>30<br>20<br>10<br>7<br>5<br>29<br>17<br>14<br>18<br>8<br>11<br>15<br>16 | Out | ADDRESS BUS AO through A15 comprise the address bus. This bus provides the 16 bit memory address vector to the external memory system when MEMEN is active. Address bit 15 is also used for CRU DATA OUT on CRU output instructions. | | DO (MSB) D1 D2 D3 D4 D5 D6 D7 | 37<br>40<br>39<br>42<br>35<br>38<br>36<br>34 | I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O | DATA BUS DO through D7 comprise the bidirectional data bus. This bus transfers memory data to (when writing) and from (when reading) the external memory system when MEMEN is active. | | | • | | BUS CONTROL | | MEMEN | 32 | Out | MEMory ENable. MEMEN indicates a memory access. | | DBIN | 9 | Out | Data Bus IN. When active (high) the data buffers and 9900 are in the input mode. | | WE | 26 | Out | Write Enable. WE indicates a memory write. | | MBE | . 28 | Out | Memory Block Enable. MBE indicates a memory access in memory block 4000-5FFF. | | CRUCLK | 22 | Out | CRU CLOCK. Indicates data is available on the CRU OUT line. | | CRUIN | 33 | In | CRU data IN. Input data line to the Home Computer. | | READY/HOLD | 12 | In | READY (when MEMEN is active) Indicates external memory is ready for a memory access. HOLD (when MEMEN is inactive) indicates request to use data buss. | ## 1. I/O DESCRIPTION (CONTINUED) | <del></del> | | | | |-------------|----------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SIGNATURE | PIN | <u>I/O</u> | DESCRIPTION MEMORY CONTROL | | HOLD/IAQ | 41 | Out | HOLD Acknowledge goes true when MEMEN is inactive and indicates that the 9900 is in a HOLD state. Instruction AcQuisition indicates (when MEMEN is active) the CPU is acquiring an instruction during a memory cycle. | | | | • | TIMING AND CONTROL | | LOAD . | 13 | In | When active, LOAD causes the CPU to execute a nonmaskable interrupt; memory addresses FFFC and FFFE contain the new workspace and PC vectors respectively. | | RESET | 3 | Out | When active, RESET causes the Home Computer and the peripherals to be reset. RESET will be held active for a minimum of 5 clock cycles. | | EXT INT | 4 | In | EXTernal INTerrupt. When active, EXT INT causes the CPU to execute an interrupt. | | <b>7</b> 3 | 24 | Out | CPU clock. Phase 3 of the CPU clock. | | | | • | POWER | | GND | 21,23<br>25,27 | | Ground reference. | | | | | SPEECH MODULE SIGNALS | | SBE | 2 | Out | Speech Block Enable. SBE indicates a memory access in the speech memory. | | AUDIO IN | 44 | In | Input for the audio from the speech module. | | | +5 | 1 . | Supply voltage (+5V Nom) for speech module (50ma Max) | | | <b>-</b> 5 | 43 | Supply voltage (-5 Nom) for speech module (50ma Max) | #### Il. MEMORY ALLOCATION The memory address space is broken into 8 blocks of 8K bytes of memory. The third block (addresses 4000 - 5FFF) is predecoded and made available at the I/O port for the peripherals. The second, sixth, seventh, and eighth blocks (address 2000-3FFF and A000-FFFF) are in the memory expansion peripheral. For the speech module, (addresses 9000-97FF), a predecoded line is available at the I/O port. #### SYSTEM MEMORY MAP #### HEX ADDRESS | 0 - 1FFF<br>2000 - 3FFF<br>4000 - 5FFF | Console ROM Space<br>Memory Expansion<br>Peripheral Expansion (predecoded<br>to I/O Connector). | |-------------------------------------------|-------------------------------------------------------------------------------------------------| | 6000 - 7FFF | Command Module ROM/RAM (predecoded to GROM Connector. | | 8000 - 9FFF | Microprocessor RAM, VDP, GROM, SOUND and SPEECH select. | | A000 - BFFF<br>C000 - DFFF<br>E000 - FFFF | Memory Expansion | #### MEMORY MAPPED DEVICES | ADDRESSES | AO | A 1 | A2 | A3 | A4 | A5 | A 14 | USE | |-----------|----|-----|----|-----|----|-----|------|--------------------------| | 8000 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Internal RAM (8300-83FF) | | 8400 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | Sound | | 8800 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | VDP Read Data | | 8802 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | VDF Read Status | | 8000 | 1 | Ô | 0 | 0 | 1 | 1 | 0 | VDP Write Data | | 8002 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | VDP Write ADDR. | | 9000 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | Speech Read | | 9400 | 1 | 0 | 0 | 1 | 0 | 1 | - 0 | Speech Write | | 9800 | 1 | . 0 | 0 | 1 | 1 | 0 | 0 | GROM Read Data | | 9802 | 1 | 0 | 0 | 1 . | 1 | 0 | 1 | GROM Read ADDR. | | 9000 | 1 | 0 | 0 | 1 | 1 | - 1 | 0 | GROM Write Data | | 9002 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | GROM Write ADDR. | Banks 1-7 available at other addresses, with external decode logic. #### III. CRU ALLOCATION Of the available 4K of CRU bits, the first 1K (addresses 0000-07FE) are used internally in the console. The second 1K (addresses 0800-0FFE) are reserved for future use. The last 1.9K (addresses 1000-1FFE) are reserved for the peripherals to be plugged in the I/O port. A block of 128 CRU bits is assigned to each peripheral as listed below. #### CRU ASSIGNMENTS | CRU | | | | ۸. | 4.17 | исп | |-----------|-----------|-----------|-----------|------------|-----------|-------------------------| | ADDRESS | <u>A3</u> | <u>A4</u> | <u>A5</u> | <u> A6</u> | <u>A7</u> | USE | | 0000 0000 | 0 | х | Х | Х | х | Internal Use | | 0000-0FFE | 0 | | Ô | 0 | 0 | Hard Disk Controller | | 1000-10FE | 1 | 0 | - | - | U | | | 1100-11FE | 1 | 0 | 0 | 0 | 1 | Disk Controller | | 1200-12FE | 1 | 0 | 0 | 1 | 0 | Modems | | 1300-13FE | 1 | 0 | 0 | 1 | 1 | RS232 (I) | | 1400-14FE | 1 | 0 | 1 | 0 | 0 1 | Reserved | | 1500-15FE | 1 | 0 | 1 | 0 | 1 | RS232 (II) | | 1600-16FE | 1 | 0 | .1 | 1 | 0 | Reserved | | 1700-17FE | | 0 | 1 | 1 | . 1 | Reserved | | 1800-18FE | 1 | 1 | 0 | 0 | 0 | Thermal Printer | | 1900-19FE | 1 | 1 | 0 | 0 | 1 | Unassigned | | 1A00-1AFE | ì | 1 | 0 | 1 | 0 | Reserved | | 1B00-1BFE | 1 | 1 | 0 | 1 | 1 | Debugger | | 1C00-1CFE | 1 | 1 | 1 | Q | 0 | VCR Controller | | 1D00-1DFE | 1 | 1 | 1 | 0 | 1 | 1EEE 488 Bus Controller | | 1E00-1EFE | 1 | 1 | 1 | 1 | 0 | Reserved | | 1F00-1FFE | 1 | 1 | 1 | 1 | 1 | P-Code | #### IV. INTERRUPT HANDLING The interrupt available on the I/O port is one of the maskable interrupts of the TMS 9901 Programmable System Interface. #### 9900 INTERRUPTS | INTERRUPT<br>LEVEL | VECTOR LOC.<br>(MEMORY ADDR.<br>IN HEX) | CPU<br>PIN | DEVICE<br>ASSIGNMENT | |--------------------|-----------------------------------------|----------------------------------------|----------------------| | (Highest | 0000-WSP | RESET | RESET | | Priority) 0 | 0002-PC<br>FFFC-WSP | LOAD | LOAD | | 1 | FFFE-PC<br>0004-WSP<br>0006-PC | ************************************** | EX DEV (9901) | Lower priority CPU interrupts are not used. The additional interrupts are implemented on the 9901. Interrupt Level 1 is decoded by software to be either (1) VDP vertical sync. (2) 9901 internal timer or (3) I/O bus-generated. ## 9901 INTERRUPT MAPPING | ADDRESS | CRU BIT | 9901 | PIN | FUNCTION | |---------|--------------|---------------|------|-------------------------------| | 0000 | 0 | Control | | Control | | 0002 | 1 | INII | 17 | External Interrupt | | 0004 | 2 | INT2 | 18 | Video Display Processor | | | | | | Vertical Sync | | 0006 | 3 | INT3 | 9 | 9901 Internal Timer, Keyboard | | | _ | - | | "=" line, Joystick "FIRE" | | 8000 | 4 | INT4 | 8 | Keyboard "Space" line, Joy- | | | | | | stick "LEFT" | | 000A | 5 | INT5 | 7 | Keyboard "RETURN" line, Joy- | | | <del>-</del> | • | | stick "RIGHT" | | 000C | 6 | INT6 · | 6 | Keyboard "O" line, Joystick | | | | | | "DOWN" | | 000E | 7 | INT7 (P15) | 34 | Keyboard "FCTN" line, Joy- | | | | | | stick "UP" | | 0010 | 8 | INT8 (P14) | 33 | Keyboard "SHIFT" line | | 0012 | 9 | INT9 (P13) | 32 | Keyboard "CTRL" line | | 0014 | 10 | INT10 (P12) | 31 | Keyboard "Z" line | | 0016 | 11 | INT11 (P11) | 30 | Not Used As Interrupt | | 0018 | 12 | INT12 (P10) | 29 | Reserved | | 001A-1E | 13-15 | INT13-INT15 2 | | · · · | | | | | & 23 | Not Used As Interrupt | ## 9901 I/O MAPPING | ADDRESS | CRU BIT | 9901 | PIN | FUNCTION | |-----------|---------|-------------|-------|-------------------------| | 0020 | , 16 | PO | 38 | Reserved | | 0022 | 17 | P1 | 37 | Reserved | | 0024 | 18 | P2 | 26 | Bit2 of Keyboard Select | | 0026 | 19 | P3 | 22 | Bit1 of Keyboard Select | | 0028 | 20 | P4 | 21 | BitO (MSB) of Keyboard | | **** | | | | Select | | AS00 | 21 | P5 | 20 | Keyboard (ALPHA LOCK) | | 002C | 22 | P6 | 19 | Cassette Control 1 | | 002E | 23 | P7 (INT15) | 23 | Cassette Control 2 | | 0030 | 24 | P8 (INT14) | 27 | Audio Gate | | 0032 | 25 | P9 (INT13) | 28 | Mag Tape Out | | 0034 | 26 | P10 (INT12) | 29 | Reserved | | 0036 | 27 | P11 (INT11) | 30 | Mag Tape Input | | 0038-003E | 28-31 | P12-15 | 31-34 | Not Used In I/O Mapping | ## V. ELECTRICAL CHARACTERISTICS #### DRIVE CAPABILITY OF I/O SIGNALS | SIGNAL NAME | DRIVER | |-----------------|---------| | | | | <del>2</del> 73 | 74LS244 | | CRUCLK | 74LS244 | | WE | 74LS244 | | AO | 74LS244 | | A1 | 74LS244 | | A2 | 74LS244 | | DBIN | 74LS04 | | MBE | 74LS244 | | MEMEN | 74LS32 | | A3-A14 | 74LS367 | | D0-D7 | 74LS245 | | A15/CRUOUT | 74LS244 | | SBE | 74LS03 | | HOLD/IAQ | 74LS32 | | RESET | 74LS04 | #### I/O READ A CPU Read cycle for the external device consists of two 8-bit read cycles (Fig.B). The 2 bytes read are assembled as a 16 bit word before they are presented to the 9900. Shown in Fig. B are two 8 bit read cycles with one wait state inserted in each to work with slow memories. MEMEN goes low true at the beginning of clock cycle 1. At the same time DBIN goes high true. $\overline{\text{WE}}$ stays high false during the entire cycle. At the same time that MEMEN goes true, the address bus goes active. In order for the noise and the glitches (associated with crosstalk and simultaneous switching) to go away a minimum of 100nS should be allowed for the address lines to settle. MBE (predecoded from AO, A1, A2 and MEMEN) goes true during the leading edge of \$2 of clock cycle 1. Data read from the peripherals will be valid 750nS after the start of clock cycle 1. The CPU will look at the full 16 bit data bus during the leading edge of 81, of clock cycle 2. Under worse-case conditions, data must be valid 100nS before that time. #### I/O WRITE Figure C shows a 16 bit I/O write cycle. As described earlier it is composed of two 8-bit writes. A write cycle will always be preceded by an ALU cycle. MEMEN and DBIN go true at the start of the cycle. A settling time of 100nS (min) is allowed for the address lines to settle. down. WE goes true (low) on the leading edge of %2, during the wait states, and stays true for 660nS (TYP). Both during a Read or a Write the odd byte is accessed first, followed by the even byte. A15/CRU OUT changes its state 900nS (TYP) after the cycle is initiated. The second 8-bit write cycle is identical to the first 8-bit write. MBE stays true (low) during the entire (1.8us) cycle. TO MAN HAING ### CRU'TIMING CRU interface timing is shown in figure D. The CRU OUT cycle is composed of 2 clock cycles. The CRU bit address when placed on the address bus AO through A14 is allowed to settle for 100nS (min). CRUCLK is 63nS (max) low true signal which occurs on the trailing edge of O1 of clock cycle 2. CRUOUT data is valid at the state of clock cycle 1, and is latched by CRUCLK in the respective peripheral. CRUIN also consists of 2 clock cycles 660nS (TYP). Again we allow 100nS for the address bus to settle down. The CPU samples the CRUIN line on the leading edge of 01 of clock cycle 2. Data must be valid 40nS (min) before that. This implies less than 500nS for CRUIN. #### I/O BUS LOADING | SIGNAL | TOTAL SWITCHING LOAD (pf) | MAXIMUM PERIPHERAL<br>LOAD (pf) | |------------|---------------------------|---------------------------------| | DO-D7 | 210 | 90 | | A0-A2 | 100 | 90 | | A3-A14 | 100 | 90 | | A15/CRUOUT | 110 | 100 | | 03 | 110 | 100 | | RESET | 100 | 90 | | READY/HOLD | 80 | 70 | | CRUIN | 125 | 90 | | CRUCLK | 100 | 90 | | MBE | 100 | 90 | | MBE<br>WE | 100 | 90 | | SBE | 35 | 25 | | DBIN_ | 100 | 90 | | MEMEN | 100 | 90 | | HOLD/IAQ | 80 | 70 | ř, FIGURED (1)-SETTLING TIME 1000S (MIN) (2)-ADD VALID TO GRUGIR =2200S (TYP) (3)-ADD VALID TO VALID CRUIN =1000S (MAX) -12- CRU TIMING ## VI. GLOSSARY CPU Central Processing Unit CRU Communication Register Unit (I/O technique for TMS 9900 Microprocessor) DSR Device Service Routine (TMS 9900 Machine language for Device Interface). GROM Graphics Read Only Memory (TMC 0430). This memory device is a 6144 byte read only memory with on board 13 bit program counter. The program counter can be written or read through an eight bit inter- face and will automatically increment. I/O Input/Output VDP Video Display Processor (TMS 9918A). ROM Read Only Memory. RAM Random Access Memory MSB Most Significant Bit BIT Smallest unit of memory, Blnary digiT BYTE 8 Bits of Memory WORD 16 Bits/2 Bytes of Memory ALU Arithmetic Logic Unit 13.37 FIGURE E CONNECTOR PIN IDENTIFICATION DIAGRAM ## TI99/4A KEYBOARD WIRING MATRIX PIN 1 IS NEAREST TO JOYSTICK PORT ON THE MOTHERBOARD. ۶, (1) SETTLING TIME- 100nS (MIN) (2) WE PULSE WHITH- 660nS (TYP) (3) VALID DATA #### 0 & A Over the past few months we have received some questions regarding the Power Up routine and its sequence of events. The Power Up routine resides in console ROM and console GROM chip 0, with the majority of it in GROM. Listed below is the equence of events, as we know it, that take place from the moment power is applied to the console. - i. When power is first applied to the 9900 picroprocessor it executes a level 0 interrupt which is a reset. When this appens it knows to grab its workspace pointer from address >0000 and its programounter or instruction pointer from address >0002. In the 99/4A these addresses are purned into the console ROM. Once it has these addresses it begins to execute the tode that is pointed to by address >0002. - 1. The code pointed to by address >0002 oads R13 with >9800, the GROM read ddress, R14 with >0100, the status flag and R15 with >8002, the VDP write address. - i. The balance of the Power Up routine is in GROM chip O. First it clears out the ound list indicator at >83CE and then it urns off the Speech Synthesizer, if you are one, and turns off the sound enerators. - . Next it initializes the Data and ubroutine GPL stacks in Scratch Pad RAM. - . Then it loads the VDP registers with efault values stored in a GROM table. - Most of the Scratch Pad RAM is then leared out by writing zeros to it. - The keyboard interrupts are then isabled and the cassette audio gate is urned on, this allows you to hear the assette through your monitor speaker. - . Next the VDP and external interrupts are nabled. - . The cassette motors are then enabled, his sets up the remote jack so the motors an run. - 10. Next it generated a BEEP found by CALLing the TON1 routine in GROM chap 0. - 11. And then it determines the size of VDP RAM, 4% or 16%, and sets bit 0 in VDP register 1 to 1 for 16%. I guess that TI thought they might produce a 4% console at one point in time. - 12. The first 4K of VDP RAM is then cleared out and the default color and character tables are moved from GROM to VDP RAM. - 13. Next the keyboards are initialized by scanning them. ie: CALL KEY(5..., CALL KEY(4..., CALL KEY(3... etc. - 14. Then it moves the data for the Title Screen into the screen image table. At this point the screen can not be seen because it is turned off. Bit 1 in VDF register 1 is set to zero. - 15. The ROMs(DSR) and GHOMs are then searched for power up headers and if they have one they are executed. - . 16. After the search and execution of power up headers is complete the Title Screen is displayed by writing a 1 to bit 1 of VDP register 1. This is the first time that you are able to see the Tile Screen. - 17. Next it initializes the Random Number Generator and then waits for you to 'PRESS ANY KEY'. After you press a key it generates another BEEP sound. - 18. And then it searches through the cartridge ROM and GROM\* for application programs and builds a list of their names. ie: Editor/Assembler, Extended hasie, Basic etc. Note: some consoles, V2.0 (C) 1983, do not search ROM only GROM. - 19. At this point the screen is once again turned off, VSP register 1, bit 1 is set to zero and then it sets up the menu screen with the application programs it found. - 20. After the menu is set up it turns on the screen by writing a 1 to bit 1 of VIP register 1, and waits for you to make a selection. - 21. If you make an illegal selection it generates a HONK sound, otherwise it sets up the starting address for the application program you selected and branches to it.